Skip to main content
Skip to main content

MIPI RFFE Slave IIP

MIPI RFFE Slave IIP

Overview

COMPETITIVE ADVANTAGE

The SivaKali Tech MIPI RFFE Slave IIP is a highly reliable, silicon-proven IP core designed for high-performance system integration. Engineered to meet strict industry compliance standards, this core offers exceptional flexibility and ease of integration into both ASIC and FPGA designs. Ideal for mobile, automotive, and IoT applications requiring high-bandwidth camera and display interfaces. Validated on leading FPGA platforms and foundry nodes, it provides a low-risk, time-to-market advantage for developers.

COMPETITIVE ADVANTAGE

Low Power & High Efficiency: Optimized for mobile and battery-operated devices with advanced power gating and low-leakage architecture.

Silicon Proven: Validated on leading foundry nodes (5nm, 7nm, 12nm, 28nm), ensuring reduced integration risk.

Comprehensive Support: Full compliance with latest MIPI Alliance specifications, including CSI-2, DSI-2, and I3C.

Flexible Licensing: Cost-effective, royalty-free licensing models compared to restrictive tier-1 vendor options.

FEATURES
  • Compliant with version 3.0 MIPI RFFE Specifications
  • Full MIPI RFFE Slave functionality
  • Supports following frames,
    • Command Frame
    • Data/Address Frame
    • No Response Frame
  • Supports extended register read/writes
  • Supports interrupt summary and identification command sequence
  • Support Trigger and Extended trigger modes
  • Support Masked write command sequence
  • Supports Timed Trigger
  • Supports Mappable Triggers
  • Support Synchronous read
  • Support Normal and Secondary operation mode
  • Support USID Programming Procedure 1,2 and 3
  • Support Group slave ID
  • Supports Broadcast Writes to PWR_MODE, TRIG_REG, EXT_TRIG_REG and other registers
  • Supports device enumeration
  • Supports Half-Speed Data Response (HSDR) Accesses
  • Supports Full Command Sequence at Half-Speed SCLK
  • Supports Delayed Read-back
  • Supports Reserved Register Allocations in Basic Address Space (0x1C – 0x1F)
  • Supports Reserved Register Allocations in Extended Address Space (0x20 – 0x3F)
  • Supports Write Slave State via PWR_MODE bits
  • Supports Read Slave State via PWR_MODE bits
  • Supports Read PRODUCT_ID, MANUFACTURER_ID and USID from reserved registers
  • Support Interrupt capable slave
  • Supports Extended Frequency Range up to 52 MHz
  • Supports Error detection
    • Undefined command frame
    • Command frame with parity error
    • Command frame length error
    • Address frame with parity error
    • Data frame with parity error
    • Read of unused register
    • Write of an unused register
    • Read using the broadcast ID or a GSID
  • Fully synthesizable
  • Static synchronous design
  • Positive edge clocking and no internal tri-states
  • Scan test ready
  • Simple host interfaces enable straightforward integration with microcontrollers and application processors
  • Optionally this core can be built to have SPI or I2C interface for application where slave can have multiple interfaces like RFFE or SPI or I2C Interface
  • This core achieves ASIL B and can be made to achieve ASIL D as per ISO26262
FUNCTIONAL DESCRIPTION

CORE: Core module interconnects all the sub-modules in the MIPI RFFE Slave IP. Ports of core module are the top level ports for the MIPI RFFE Slave IP.

START: Start module detects the Sequence Start Condition (SSC) on the RFFE bus. Start detect signal from this module triggers the FSM to collect and respond to transcations.

CSR: CSR module has all the control and status registers. The contents of the registers are decoded and assigned to its respective output ports based on its functionality.

SFSM: This sfsm works when master receives the commands from the another BOM master.

SDA OUT(DRIVE): Driver module is responsible for driving any data on RFFE bus from RTL Slave w.r.t i_scl clock reference.

FSM: This FSM trace the RFFE bus and receive the write data or respond to the read data.

ASIC AND FPGA IMPLEMENTATION
ASIC TechnologyLogic ResourcesSystem Clock FrequencySCL Clock Frequency
TSMC 28nm5.18K100MHz52MHz
TSMC 12nm5.83K100MHz52MHz
TSMC 90nm10.61K100MHz52MHz
TSMC 130nm10.61K100MHz52MHz
TSMC 180nm10.90K100MHz52MHz
GF-180nm7.62K100MHz52MHz
SMIC 40nm10.78K100MHz52MHz
UMSC 55nm16.78K100MHz52MHz

FPGA Device and FamilyLogic ResourcesSystem Clock FrequencySCL Clock Frequency
AMD virtula ultrascale747 LUT's100MHz52MHz

LICENSING OPTIONS
  • Single Site license for regional development teams.
  • Multi-Site license for global corporate deployments.
  • Single Design license for specific project cost-efficiency.
  • Unlimited Design license for high-volume product roadmaps.
DELIVERABLES
  • Complete Verilog/VHDL/SystemC Source Code.
  • UVM-compliant verification environment with a comprehensive test suite.
  • Production-ready synthesis, Lint, and CDC scripts.
  • IP-XACT RDL generated address maps.
  • Standard-compliant firmware and Linux/C driver packages.
  • Detailed documentation: User Guides, Release Notes, and ISO 26262 Safety Manual (SAM)/FMEDA.