Skip to main content
Skip to main content

JESD204D Transmitter IIP

JESD204D Transmitter IIP

Overview

COMPETITIVE ADVANTAGE

The SivaKali Tech JESD204D Transmitter IIP is a highly reliable, silicon-proven IP core designed for high-performance system integration. Engineered to meet strict industry compliance standards, this core offers exceptional flexibility and ease of integration into both ASIC and FPGA designs. Professional grade IP core for embedded system design. Validated on leading FPGA platforms and foundry nodes, it provides a low-risk, time-to-market advantage for developers.

COMPETITIVE ADVANTAGE

Production Proven: Validated in silicon and FPGA across diverse applications.

Cost Efficient: Competitive licensing models designed to lower the barrier to entry for custom silicon.

Expert Support: Direct access to senior design engineers for rapid integration assistance.

Flexible Deliverables: Available as synthesizable source code or optimized netlists.

FEATURES
  • Compliant with JESD204 specification JESD204D Full JESD204D transmit functionality
  • Supports Sub-class 0, 1 and 3
  • Supports 1 to 8 number of lanes
  • Supports 1 to 64 number of converters per transmitter Supports 1 to 8 number of samples per converter
  • Supports frame sizes of 1, 2, 4, 8 and 16 octets per frame
  • Supports HD-mode
  • Supports 4, 8, 12, 16, 20, 24, 28 and 32 bits per sample
  • Supports 1 to 32 bit data width per converter
  • Supports CF = 0 and 1 control words per frame clock period per link
  • Supports 0 to 3 control bits per sample
  • Supports different Serdes interfaces 10, 20, 40, 60 bits and custom bits per lane
  • Scrambler can be enabled or disabled
  • MCDA-ML (Multiple-Converter Device Alignment, Multiple-Lanes) device supported
  • Supports data rate up to 116 Gbps with PAM4 and 58 Gbps with PAM2
  • Supports programmable clock frequency up to 116 GHz with PAM4 and 58 GHz with PAM2
  • Supports reporting of various error statistics
  • Supports new scheme for FEC, frame, and lane alignment
  • Supports RS Forward Error Correction (FEC)
    • FEC Encoding
    • FEC Decoding
  • Supports alignment block, payload block, payload symbols and FEC codewords
  • Supports link layer with Five types of RS-FEC modes based on IEEE 802.3 Clause 91
    • FEC1 - (136,130)
    • FEC2 - (144,130)
    • FEC3 - (272,258)
    • FEC4 - (544,514)
    • FEC5 - (528,514)
  • Fully synthesizable
  • Static synchronous design
  • Positive edge clocking and no internal tri-states
  • Scan test ready
  • Simple host interfaces enable straightforward integration with microcontrollers and application processors
FUNCTIONAL DESCRIPTION
ASIC AND FPGA IMPLEMENTATION
Target NodeMax FrequencyArea/Resources
7nm FinFET> 1.2 GHz< 0.1 mm2
28nm HPC+> 800 MHz< 0.25 mm2
FPGA (UltraScale+)> 400 MHz~5,000 LUTs

LICENSING OPTIONS
  • Single Site license for regional development teams.
  • Multi-Site license for global corporate deployments.
  • Single Design license for specific project cost-efficiency.
  • Unlimited Design license for high-volume product roadmaps.
DELIVERABLES
  • Complete Verilog/VHDL/SystemC Source Code.
  • UVM-compliant verification environment with a comprehensive test suite.
  • Production-ready synthesis, Lint, and CDC scripts.
  • IP-XACT RDL generated address maps.
  • Standard-compliant firmware and Linux/C driver packages.
  • Detailed documentation: User Guides, Release Notes, and ISO 26262 Safety Manual (SAM)/FMEDA.