Skip to main content
Skip to main content

CUSTOM FEC RS IIP

High Performance Reed Solomon FEC

CUSTOM FEC RS IIP

Overview

COMPETITIVE ADVANTAGE

The SivaKali Tech CUSTOM FEC RS IIP is a highly reliable, silicon-proven IP core designed for high-performance system integration. Engineered to meet strict industry compliance standards, this core offers exceptional flexibility and ease of integration into both ASIC and FPGA designs. Professional grade IP core for embedded system design. Validated on leading FPGA platforms and foundry nodes, it provides a low-risk, time-to-market advantage for developers.

COMPETITIVE ADVANTAGE

Production Proven: Validated in silicon and FPGA across diverse applications.

Cost Efficient: Competitive licensing models designed to lower the barrier to entry for custom silicon.

Expert Support: Direct access to senior design engineers for rapid integration assistance.

Flexible Deliverables: Available as synthesizable source code or optimized netlists.

FEATURES
  • Supports full FEC functionality.
  • Supports the parity generation with respect to the custom requirement.
  • Supports the bit locker mechanism.
  • Supports the Syndrome calculation.
  • Supports the Berlekamp's algorithm.
  • Supports the Chien search for error position.
  • Supports the Error correction.
  • Supports symbols of error correction with respect to the custom requirement.
  • Supports the pipelined mechanism for the error correction.
FUNCTIONAL DESCRIPTION

CORE: Core module interconnects all the sub-modules in the Custom FEC RS IP. Ports of core module are the top level ports for the Custom FEC RS IP.

ENCODER: Encoder module is used to encode the input data and calculate the parity.

GALIOS MULTIPLIERS: It is used in encoder to calculate parity symbols using galios multiplication and input data and in decoder to compute syndromes and error values.

STATE REGISTERS: State registers are used in encoder to store intermediate parity states while processing the data symbols sequentially.

CONTROLLER: It resets the encoder state registers at right time so each codeword is encoded correctly without mixing data from different frames.

DECODER: Decoder module is used to detect and correct the errors with the help of syndrome calculation.

BIT LOCKER: Bit Locker is used to lock the correct codeword.

SYNDROME CALCULATOR: Syndrome Calculator is used to detect the error.

KEY SOLVER: Key solver is used to solve key equation, which determines the error-locator and error-evaluator polynomials.

ERROR CORRECTION: Error correction is used to correct the error.

ASIC AND FPGA IMPLEMENTATION
Target NodeMax FrequencyArea/Resources
7nm FinFET> 1.2 GHz< 0.1 mm2
28nm HPC+> 800 MHz< 0.25 mm2
FPGA (UltraScale+)> 400 MHz~5,000 LUTs

LICENSING OPTIONS
  • Single Site license for regional development teams.
  • Multi-Site license for global corporate deployments.
  • Single Design license for specific project cost-efficiency.
  • Unlimited Design license for high-volume product roadmaps.
DELIVERABLES
  • Complete Verilog/VHDL/SystemC Source Code.
  • UVM-compliant verification environment with a comprehensive test suite.
  • Production-ready synthesis, Lint, and CDC scripts.
  • IP-XACT RDL generated address maps.
  • Standard-compliant firmware and Linux/C driver packages.
  • Detailed documentation: User Guides, Release Notes, and ISO 26262 Safety Manual (SAM)/FMEDA.