Skip to main content
Skip to main content

JTAG Master IIP

JTAG Master IIP

Overview

COMPETITIVE ADVANTAGE

The SivaKali Tech JTAG Master IIP is a highly reliable, silicon-proven IP core designed for high-performance system integration. Engineered to meet strict industry compliance standards, this core offers exceptional flexibility and ease of integration into both ASIC and FPGA designs. Professional grade IP core for embedded system design. Validated on leading FPGA platforms and foundry nodes, it provides a low-risk, time-to-market advantage for developers.

COMPETITIVE ADVANTAGE

Production Proven: Validated in silicon and FPGA across diverse applications.

Cost Efficient: Competitive licensing models designed to lower the barrier to entry for custom silicon.

Expert Support: Direct access to senior design engineers for rapid integration assistance.

Flexible Deliverables: Available as synthesizable source code or optimized netlists.

FEATURES
  • Supports Jtag protocol standard IEEE 1149.1 and IEEE 1149.6
  • Supports all the JTAG tap instructions.
  • Supports programmable clock frequency of operation.
  • Supports Instruction register and data register of various sizes.
  • Fully synthesizable.
  • Static synchronous design.
  • Positive edge clocking and no internal tri-states.
  • Scan test ready.
  • Simple host interfaces enable straightforward integration with microcontrollers and application processors.
FUNCTIONAL DESCRIPTION

CORE: Core module interconnects all the sub-modules in the JTAG Master IP. Ports of core module are the top level ports for the JTAG Master IP.

CSR: CSR module has all the registers. The contents of the registers are decoded and assigned to its respective output ports based on its functionality.

FSM: FSM module generates the JTAG on commands from CSR block. This blocks implements all the features of JTAG specs.

TAP: TAP module is used to control the tap fsm states, based on the given tms value.

PRESCALER: Prescaler module is used to divide the system clock based on the given prescaler value to derive the serial clock input for JTAG.

ASIC AND FPGA IMPLEMENTATION
ASIC TechnologyLogic ResourcesClock Frequency
TSMC 12nm8.61K100MHz
TSMC 28nm5.63K100MHz
TSMC 90nm8.30K100MHz
TSMC 130nm8.30K100MHz
TSMC 180nm8.60K100MHz
UMSC 55nm9.98K100MHz
SMIC 40nm6.15K100MHz
GF 180nm6.58K100MHz

FPGA Device and FamilyLogic ResourcesClock Frequency
AMD-xcvu9p-flga2104-2L-e938 LUT's100MHz

LICENSING OPTIONS
  • Single Site license for regional development teams.
  • Multi-Site license for global corporate deployments.
  • Single Design license for specific project cost-efficiency.
  • Unlimited Design license for high-volume product roadmaps.
DELIVERABLES
  • Complete Verilog/VHDL/SystemC Source Code.
  • UVM-compliant verification environment with a comprehensive test suite.
  • Production-ready synthesis, Lint, and CDC scripts.
  • IP-XACT RDL generated address maps.
  • Standard-compliant firmware and Linux/C driver packages.
  • Detailed documentation: User Guides, Release Notes, and ISO 26262 Safety Manual (SAM)/FMEDA.